Take ownership for implementation of Block level designs
Responsible for independent planning and execution of all aspects of physical design including synthesis, floor planning, place and route, Clock Tree Synthesis, Clock Distribution, IP integration, extraction, Timing closure, Power and Signal Integrity Analysis, Physical Verification, DFM and Tape Out on 28nm nodes or below.
Must have participated in all stages of the design. (floor planning, placement, CTS, routing, crosstalk avoidance, physical verification, IREM)
Well versed with the level timing closure (STA), timing closure methodologies.
Should be able to provide clear directions to the team wrt PNR issues
Role involves tasks in estimating power using industry standard tool , designing power grid , analyze power grid, doing static IR drop, dynamic IR drop
Role involves analyzing DRC, LVS,ERC and PERC rule files for industry standard layout verification
Well aware of place and route methodologies and hands on experience with timing closure
Good communication skill to negotiate with top level for convergence.
Work closely with Principal Engineer / Project leader for creating schedule, tracking and raising issues / risks to project management.
Provide inputs for CAD/DA team from Design Implementation perspective.
Skills & Qualification:
Must have minimum Bachelors degree in EE from a reputed institute.
Must have atleast 6 to 10 years of experience.
Must have implemented and participated in 4 to 6 Tapeouts.
Must have detailed knowledge of EDA tools and flows, Cadence related foundation flows and RTL2GDS flow is desired
Experience in Tcl/Tk, PERL is a Plus
Synthesis experience and exposure besides chip implementation flows is an added advantage.